• 当前位置:
  • 首页
  • >
  • PDF资料
  • >
  • CAT25128LI.G PDF文件及第6页内容在线浏览

CAT25128LI.G

CAT25128LI.G首页预览图
型号: CAT25128LI.G
PDF文件:
  • CAT25128LI.G PDF文件
  • CAT25128LI.G PDF在线浏览
功能描述: 128-Kb SPI Serial CMOS EEPROM
PDF文件大小: 216.78 Kbytes
PDF页数: 共20页
制造商: ONSEMI[ON Semiconductor]
制造商LOGO: ONSEMI[ON Semiconductor] LOGO
制造商网址: http://www.onsemi.com
捡单宝CAT25128LI.G
PDF页面索引
120%
CAT25128
http://onsemi.com
6
Pin Description
SI: The serial data input pin accepts opcodes, addresses
and data. In SPI modes (0,0) and (1,1) input data is latched
on the rising edge of the SCK clock input.
SO: The serial data output pin is used to transfer data out of
the device. In SPI modes (0,0) and (1,1) data is shifted out
on the falling edge of the SCK clock.
SCK: The serial clock input pin accepts the clock provided
by the host and used for synchronizing communication
between host and CAT25128.
CS
: The chip select input pin is used to enable/disable the
CAT25128. When CS
is high, the SO output is tristated (high
impedance) and the device is in Standby Mode (unless an
internal write operation is in progress). Every communication
session between host and CAT25128 must be preceded by a
high to low transition and concluded with a low to high
transition of the CS
input.
WP
: The write protect input pin will allow all write
operations to the device when held high. When WP
pin is
tied low and the WPEN bit in the Status Register (refer to
Status Register description, later in this Data Sheet) is set to
“1”, writing to the Status Register is disabled.
HOLD
: The HOLD input pin is used to pause transmission
between host and CAT25128, without having to retransmit
the entire sequence at a later time. To pause, HOLD
must be
taken low and to resume it must be taken back high, with the
SCK input low during both transitions. When not used for
pausing, it is recommended the HOLD
input to be tied to
V
CC
, either directly or through a resistor.
Functional Description
The CAT25128 device supports the Serial Peripheral
Interface (SPI) bus protocol, modes (0,0) and (1,1). The
device contains an 8bit instruction register. The instruction
set and associated opcodes are listed in Table 10.
Reading data stored in the CAT25128 is accomplished by
simply providing the READ command and an address.
Writing to the CAT25128, in addition to a WRITE
command, address and data, also requires enabling the
device for writing by first setting certain bits in a Status
Register, as will be explained later.
After a high to low transition on the CS
input pin, the
CAT25128 will accept any one of the six instruction
opcodes listed in Table 10 and will ignore all other possible
8bit combinations. The communication protocol follows
the timing from Figure 2.
The CAT25128, New Product Rev E features an
additional Identification Page (64 bytes) which can be
accessed for Read and Write operations when the IPL bit
from the Status Register is set to “1”. The user can also
choose to make the Identification Page permanent write
protected.
Table 10. INSTRUCTION SET
Instruction Opcode Operation
WREN 0000 0110 Enable Write Operations
WRDI 0000 0100 Disable Write Operations
RDSR 0000 0101 Read Status Register
WRSR 0000 0001 Write Status Register
READ 0000 0011 Read Data from Memory
WRITE 0000 0010 Write Data to Memory
Figure 2. Synchronous Data Timing
CS
SCK
SI
SO
t
CNH
t
CSS
t
WH
t
WL
t
SU
t
H
HIZ
VALID
IN
VALID
OUT
t
CSH
t
RI
t
FI
t
V
t
V
t
HO
t
CNS
t
CS
HIZ
t
DIS
购买、咨询产品请填写询价信息:(3分钟左右您将得到回复)
询价型号*数量*批号封装品牌其它要求
删除
删除
删除
删除
删除
增加行数
  •  公司名:
  • *联系人:
  • *邮箱:
  • *电话:
  •  QQ:
  •  微信:

  • 关注官方微信

  • 联系我们
  • 电话:13714778017
  • 周一至周六:9:00-:18:00
  • 在线客服:

天天IC网由深圳市四方好讯科技有限公司独家运营

天天IC网 ( www.ttic.cc ) 版权所有©2014-2023 粤ICP备15059004号

因腾讯功能限制,可能无法唤起QQ临时会话,(点此复制QQ,添加好友),建议您使用TT在线询价。

继续唤起QQ 打开TT询价