• 当前位置:
  • 首页
  • >
  • PDF资料
  • >
  • AS8FLC2M32BQ-90/IT PDF文件及第3页内容在线浏览

AS8FLC2M32BQ-90/IT

AS8FLC2M32BQ-90/IT首页预览图
型号: AS8FLC2M32BQ-90/IT
PDF文件:
  • AS8FLC2M32BQ-90/IT PDF文件
  • AS8FLC2M32BQ-90/IT PDF在线浏览
功能描述: Hermetic, Multi-Chip Module (MCM) 64Mb, 2M x 32, 3.3Volt Boot Block FLASH Array
PDF文件大小: 415.79 Kbytes
PDF页数: 共29页
制造商: AUSTIN[Austin Semiconductor]
制造商LOGO: AUSTIN[Austin Semiconductor] LOGO
制造商网址: http://www.austinsemiconductor.com
捡单宝AS8FLC2M32BQ-90/IT
PDF页面索引
120%
AUSTIN SEMICONDUCTOR, INC.
FLASHFLASH
FLASHFLASH
FLASH
AS8FLC2M32
AS8FLC2M32B
Rev. 1.2 5/09
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
3
Austin Semiconductor, Inc.
A system reset would then also reset the FLASH device,
enabling the system microprocessor to read the boot-up
firmware from the FLASH memory array. The device offers two
power-saving features. When addresses have been stable for
a specified amount of time, the device enters the AUTOMATIC
SLEEP MODE. The system can also place the device into the
STANDBY mode. Power consumption is greatly reduced in
both these modes.
Device Bus Operations
This section describes the use of the command register for
setting and controlling the bus operations. The command
register itself does not occupy any addressable memory
locations. The register is composed of a series of latches that
store the commands, addresses and data information needed
to execute the indicated command. The contents of the register
serve as the input to the internal state machine. The state
machine output dictates the function of the device. Table 1
lists the device bus operations, the inputs and control/stimulus
levels they require, and the resulting output. The following
subsections describe each of these operations in further detail.
Requirements for Reading Array Data
To read array data from the outputs, the system must drive the
CSx\ and OE\ pins to VIL. Chip Select CSx\ is the power and
chip select control of the byte or bytes targeted by the system
(user). Output Enable [OE\] is the output control and gates
array data to the output pins. Write (byte) Enables [WEx\]
should remain at VIH levels.
The internal state machine is set for reading array data upon
device power-up, or after a HARDWARE RESET. This ensures
that no spurious alteration of the memory content occurs during
Table 1
the power transition. No command is necessary in this mode
to obtain array data. Standard microprocessor read cycles
that
assert valid data on the device address inputs produce valid
data on the data outputs. The device remains enabled for read
access until the command register contents are altered.
See READING ARRAY DATA for more information. Refer to
AC Read Operations table data for timing specifications
relevant to this operational mode.
Writing Commands/Command Sequences
To WRITE a command or command sequence, the system must
drive CSx\, WEx\ to VIL and OE\ to VIH.
An ERASE command operation can erase one sector, multiple
sectors, or the entire array. Table 2 indicates the address space
contained within each sector within the array. A sector address
consists of the address bits required to uniquely select a sector.
The “Command Definitions” section has details on erasure of
a single, multiple sectors, the entire array or suspending/
resuming the erase operation.
After the system writes the autoselect command sequence,
the device enters the autoselect mode. The system can then
read autoselect codes from the internal register (which is
separate from the memory array) on each of the Data input/
output bits within each byte of the MCM FLASH array.
Standard read cycle timings apply in this mode. Refer to the
Autoselect Mode and Autoselect Command Sequence sections
for more information.
ICC2 in the DC Characteristics table represents that active
current specification for the WRITE mode. The AC
Characteristics section contains timing specifications for Write
Operations.
RESET\ CS1\ CS2\ CS3\ CS4\ WE1\ WE2\ WE3\ WE4\ OE\ OPERATION ADDRESSES DATA BUS (DQ0-DQX)
LHHH D0-D7 Out
HLHH D8-D15 Out
HHLH D16-D31 Out
HHHL D24-D31 Out
LLLL D0-D31 Out
LHHHLHHH D0-D7 In
H L H H H L H H D8-D15 In
H H L H H H L H D16-D31 In
H H H L H H H L D24-D31 In
LLLLLLLL D0-D31 In
VCC +/- 0.3V VCC +/- 0.3V VCC +/- 0.3V VCC +/- 0.3V VCC +/- 0.3V XXXXX Standby X
XLLLLHHHHH Output Diable X
LXXXXXXXXX Reset X
VIDLLLLLLLLH Sector Protect
SECTOR ADDRESS
A7=L, A2=H, A1=L
D
IN
, D
OUT
VIDLLLLLLLLH Sector Unprotect
SECTOR ADDRESS
A7=L, A2=H, A1=L
D
IN
, D
OUT
VIDXXXXXXXXXTemporary Sector Unprotect
A
IN
D
IN
Legend L=Logic=VIL, H=Logic High=VIH, VID=12.0 +/-0.5V, X= Don't Care, A
IN
=Address In, D
OUT
=Data Out
Notes
H WRITE A0-Ax InH
H L READ A0-Ax InH HHH
购买、咨询产品请填写询价信息:(3分钟左右您将得到回复)
询价型号*数量*批号封装品牌其它要求
删除
删除
删除
删除
删除
增加行数
  •  公司名:
  • *联系人:
  • *邮箱:
  • *电话:
  •  QQ:
  •  微信:

  • 关注官方微信

  • 联系我们
  • 电话:13714778017
  • 周一至周六:9:00-:18:00
  • 在线客服:

天天IC网由深圳市四方好讯科技有限公司独家运营

天天IC网 ( www.ttic.cc ) 版权所有©2014-2023 粤ICP备15059004号

因腾讯功能限制,可能无法唤起QQ临时会话,(点此复制QQ,添加好友),建议您使用TT在线询价。

继续唤起QQ 打开TT询价