December 2004
Copyright © Alliance Semiconductor. All rights reserved.
®
12/23/04, v 2.6 Alliance Semiconductor 1 of 19
3.3V 512K × 32/36 pipelined burst synchronous SRAM
AS7C33512PFS32A
AS7C33512PFS36A
Features
• Organization: 524,288 words × 32 or 36 bits
• Fast clock speeds to 166 MHz
• Fast clock to data access: 3.4/3.8 ns
•Fast OE
access time: 3.4/3.8 ns
• Fully synchronous register-to-register operation
• Single-cycle deselect
• Asynchronous output enable control
• Available in 100-pin TQFP package
• Individual byte write and global write
• Multiple chip enables for easy expansion
• 3.3V core power supply
• 2.5V or 3.3V I/O operation with separate V
DDQ
• Linear or interleaved burst control
• Snooze mode for reduced power-standby
• Common data inputs and data outputs
Logic block diagram
Selection guide
-166 -133 Units
Minimum cycle time 6 7.5 ns
Maximum clock frequency 166 133 MHz
Maximum clock access time 3.4 3.8 ns
Maximum operating current 300 275 mA
Maximum standby current 90 80 mA
Maximum CMOS standby current (DC) 60 60 mA
Q0
Q1
512K × 32/36
Memory
array
Burst logic
CLK
CLR
CE
Address
DQ
CE
CLK
DQ
d
CLK
DQ
Byte write
registers
register
DQ
c
CLK
DQ
Byte write
registers
DQ
b
CLK
DQ
Byte write
registers
DQ
a
CLK
DQ
Byte write
registers
Enable
CLK
DQ
register
Enable
CLK
DQ
delay
register
CE
Output
registers
Input
registers
Power
down
DQ[a:d]
4
36/32
191719
19
GWE
BWE
BW
d
ADV
ADSC
ADSP
CLK
CE0
CE1
CE2
BW
c
BW
b
BW
a
OE
ZZ
LBO
OE
CLK
CLK
36/32
36/32
A
[18:0]