Copyright © 2016–2017, Texas Instruments Incorporated Terminal Configuration and Functions
Submit Documentation Feedback
Product Folder Links: AM5706 AM5708
49
AM5706, AM5708
www.ti.com
SPRS961B –AUGUST 2016–REVISED SEPTEMBER 2017
Table 4-1. Pin Attributes
(1)
(continued)
BALL NUMBER
[1]
BALL NAME [2] SIGNAL NAME [3] PN [4]
MUXMODE
[5]
TYPE [6]
BALL
RESET
STATE [7]
BALL
RESET
REL.
STATE [8]
BALL
RESET
REL.
MUXMODE
[9]
I/O
VOLTAGE
VALUE
[10]
POWER
[11]
HYS [12]
BUFFER
TYPE [13]
PULL
UP/DOWN
TYPE [14]
DSIS [15]
L22 trstn trstn 0 I PD PD 1.8/3.3 vddshv3 Yes Dual
Voltage
LVCMOS
PU/PD
L20 uart1_ctsn uart1_ctsn 0 I PU PU 15 1.8/3.3 vddshv4 Yes Dual
Voltage
LVCMOS
PU/PD 1
uart9_rxd 2 I 1
mmc4_clk 3 IO 1
gpio7_24 14 IO
Driver off 15 I
M24 uart1_rtsn uart1_rtsn 0 O PU PU 15 1.8/3.3 vddshv4 Yes Dual
Voltage
LVCMOS
PU/PD
uart9_txd 2 O
mmc4_cmd 3 IO 1
gpio7_25 14 IO
Driver off 15 I
L25 uart1_rxd uart1_rxd 0 I PU PU 15 1.8/3.3 vddshv4 Yes Dual
Voltage
LVCMOS
PU/PD 1
mmc4_sdcd 3 I 1
gpio7_22 14 IO
Driver off 15 I
M25 uart1_txd uart1_txd 0 O PU PU 15 1.8/3.3 vddshv4 Yes Dual
Voltage
LVCMOS
PU/PD
mmc4_sdwp 3 I 0
gpio7_23 14 IO
Driver off 15 I
N22 uart2_ctsn uart2_ctsn 0 I PU PU 15 1.8/3.3 vddshv4 Yes Dual
Voltage
LVCMOS
PU/PD 1
uart3_rxd 2 I 1
mmc4_dat2 3 IO 1
uart10_rxd 4 I 1
uart1_dtrn 5 O
gpio1_16 14 IO
Driver off 15 I
N24 uart2_rtsn uart2_rtsn 0 O PU PU 15 1.8/3.3 vddshv4 Yes Dual
Voltage
LVCMOS
PU/PD
uart3_txd 1 O
uart3_irtx 2 O
mmc4_dat3 3 IO 1
uart10_txd 4 O
uart1_rin 5 I 1
gpio1_17 14 IO
Driver off 15 I