Copyright © 2016–2017, Texas Instruments Incorporated Terminal Configuration and Functions
Submit Documentation Feedback
Product Folder Links: AM5706 AM5708
35
AM5706, AM5708
www.ti.com
SPRS961B –AUGUST 2016–REVISED SEPTEMBER 2017
Table 4-1. Pin Attributes
(1)
(continued)
BALL NUMBER
[1]
BALL NAME [2] SIGNAL NAME [3] PN [4]
MUXMODE
[5]
TYPE [6]
BALL
RESET
STATE [7]
BALL
RESET
REL.
STATE [8]
BALL
RESET
REL.
MUXMODE
[9]
I/O
VOLTAGE
VALUE
[10]
POWER
[11]
HYS [12]
BUFFER
TYPE [13]
PULL
UP/DOWN
TYPE [14]
DSIS [15]
E16 mcasp1_axr14 mcasp1_axr14 0 IO PD PD 15 1.8/3.3 vddshv3 Yes Dual
Voltage
LVCMOS
PU/PD 0
mcasp7_aclkx 1 IO 0
mcasp7_aclkr 2 IO
vin1a_d9 7 I 0
timer11 10 IO
pr2_mii0_rxdv 11 I 0
pr2_pru1_gpi16 12 I
pr2_pru1_gpo16 13 O
gpio6_5 14 IO
Driver off 15 I
F16 mcasp1_axr15 mcasp1_axr15 0 IO PD PD 15 1.8/3.3 vddshv3 Yes Dual
Voltage
LVCMOS
PU/PD 0
mcasp7_fsx 1 IO 0
mcasp7_fsr 2 IO
vin1a_d8 7 I 0
timer12 10 IO
pr2_mii0_rxd3 11 I 0
pr2_pru0_gpi20 12 I
pr2_pru0_gpo20 13 O
gpio6_6 14 IO
Driver off 15 I
A20 mcasp2_axr0 mcasp2_axr0 0 IO PD PD 15 1.8/3.3 vddshv3 Yes Dual
Voltage
LVCMOS
PU/PD 0
Driver off 15 I
B19 mcasp2_axr1 mcasp2_axr1 0 IO PD PD 15 1.8/3.3 vddshv3 Yes Dual
Voltage
LVCMOS
PU/PD 0
Driver off 15 I
A21 mcasp2_axr2 mcasp2_axr2 0 IO PD PD 15 1.8/3.3 vddshv3 Yes Dual
Voltage
LVCMOS
PU/PD 0
mcasp3_axr2 1 IO 0
vin1a_d5 7 I 0
pr2_mii0_rxd0 11 I 0
pr2_pru0_gpi16 12 I
pr2_pru0_gpo16 13 O
gpio6_8 14 IO
Driver off 15 I