181
AM5706, AM5708
www.ti.com
SPRS961B –AUGUST 2016–REVISED SEPTEMBER 2017
Submit Documentation Feedback
Product Folder Links: AM5706 AM5708
SpecificationsCopyright © 2016–2017, Texas Instruments Incorporated
5.9.6.4 DSS
Two Display Parallel Interfaces (DPI) channels are available in DSS named DPI Video Output 2 and DPI
Video Output 3.
NOTE
The DPI Video Output i (i = 2, 3) interface is also referred to as VOUTi.
Every VOUT interface consists of:
• 24-bit data bus (data[23:0])
• Horizontal synchronization signal (HSYNC)
• Vertical synchronization signal (VSYNC)
• Data enable (DE)
• Field ID (FID)
• Pixel clock (CLK)
NOTE
For more information, see the Display Subsystem chapter of the Device TRM.
CAUTION
The I/O timings provided in this section are valid only if signals within a single
IOSET are used. The IOSETs are defined in Table 5-41.
CAUTION
The I/O Timings provided in this section are valid only for some DSS usage
modes when the corresponding Virtual I/O Timings or Manual I/O Timings are
configured as described in the tables found in this section.
CAUTION
All pads/balls configured as vouti_* signals must be programmed to use slow
slew rate by setting the corresponding CTRL_CORE_PAD_*[SLEWCONTROL]
register field to SLOW (0b1).
Table 5-39, Table 5-40 and Figure 5-18 assume testing over the recommended operating conditions and
electrical characteristic conditions.
Table 5-39. DPI Video Output i (i = 2, 3) Default Switching Characteristics
(1)(2)
NO.
PARAMETE
R
DESCRIPTION MODE MIN MAX UNIT
D1 t
c(clk)
Cycle time, output pixel clock vouti_clk DPI2/3 in 1.8V mode
DPI2 in 3.3V mode
11.76 ns
DPI3 in 3.3V mode 13.33 ns
D2 t
w(clkL)
Pulse duration, output pixel clock vouti_clk low P × 0.5-
1 (1)
ns