126
AM5706, AM5708
SPRS961B –AUGUST 2016–REVISED SEPTEMBER 2017
www.ti.com
Submit Documentation Feedback
Product Folder Links: AM5706 AM5708
Specifications Copyright © 2016–2017, Texas Instruments Incorporated
Table 5-6. Maximum Supported Frequency (continued)
Module Clock Sources
Instance Name Input Clock Name
Clock
Type
Max. Clock
Allowed (MHz)
PRCM Clock Name
PLL / OSC /
Source Clock
Name
PLL / OSC /
Source Name
GPIO4 GPIO4_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
GPIO4_DBCLK Func 0.032 GPIO_GFCLK FUNC_32K_CLK OSC0
PIDBCLK Func 0.032 GPIO_GFCLK
GPIO5 GPIO5_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
GPIO5_DBCLK Func 0.032 GPIO_GFCLK FUNC_32K_CLK OSC0
PIDBCLK Func 0.032 GPIO_GFCLK
GPIO6 GPIO6_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
GPIO6_DBCLK Func 0.032 GPIO_GFCLK FUNC_32K_CLK OSC0
PIDBCLK Func 0.032 GPIO_GFCLK
GPIO7 GPIO7_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
GPIO7_DBCLK Func 0.032 GPIO_GFCLK FUNC_32K_CLK OSC0
PIDBCLK Func 0.032 GPIO_GFCLK
GPIO8 GPIO8_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
GPIO8_DBCLK Func 0.032 GPIO_GFCLK FUNC_32K_CLK OSC0
PIDBCLK Func 0.032 GPIO_GFCLK
GPMC GPMC_FCLK Int 266 L3MAIN1_L3_GICLK CORE_X2_CLK DPLL_CORE
GPU GPU_FCLK1 Func GPU_CLK GPU_CORE_GCLK CORE_GPU_CLK DPLL_CORE
PER_GPU_CLK DPLL_PER
GPU_GCLK DPLL_GPU
GPU_FCLK2 Func GPU_CLK GPU_HYD_GCLK CORE_GPU_CLK DPLL_CORE
PER_GPU_CLK DPLL_PER
GPU_GCLK DPLL_GPU
GPU_ICLK Int 266 GPU_L3_GICLK CORE_X2_CLK DPLL_CORE
HDMI PHY DSS_HDMI_PHY_C
LK
Func 38.4 HDMI_PHY_GFCLK FUNC_192M_CLK DPLL_PER
HDQ1W HDQ1W_ICLK Int &
Func
266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
HDQ1W_FCLK Func 12 PER_12M_GFCLK FUNC_192M_CLK DPLL_PER
I2C1 I2C1_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
I2C1_FCLK Func 96 PER_96M_GFCLK FUNC_192M_CLK DPLL_PER
I2C2 I2C2_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
I2C2_FCLK Func 96 PER_96M_GFCLK FUNC_192M_CLK DPLL_PER
I2C3 I2C3_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
I2C3_FCLK Func 96 PER_96M_GFCLK FUNC_192M_CLK DPLL_PER
I2C4 I2C4_ICLK Int 266 L4PER_L3_GICLK CORE_X2_CLK DPLL_CORE
I2C4_FCLK Func 96 PER_96M_GFCLK FUNC_192M_CLK DPLL_PER
I2C5 I2C5_ICLK Int 266 IPU_L3_GICLK CORE_X2_CLK DPLL_CORE
I2C5_FCLK Func 96 IPU_96M_GFCLK FUNC_192M_CLK DPLL_PER
IEEE1500_2_OCP PI_L3CLK Int &
Func
266 L3INIT_L3_GICLK CORE_X2_CLK DPLL_CORE
IPU1 IPU1_GFCLK Int &
Func
425.6 IPU1_GFCLK DPLL_ABE_X2_CL
K
DPLL_ABE
CORE_IPU_ISS_B
OOST_CLK
DPLL_CORE
IPU2 IPU2_GFCLK Int &
Func
425.6 IPU2_GFCLK CORE_IPU_ISS_B
OOST_CLK
DPLL_CORE
IVA IVA_GCLK Int IVA_GCLK IVA_GCLK IVA_GFCLK DPLL_IVA