IGLOO nano Low Power Flash FPGAs
Revision 17 2-79
1.2 V DC Core Voltage
Table 2-104 • RAM4K9
Commercial-Case Conditions: T
J
= 70°C, Worst-Case VCC = 1.14 V
Parameter Description Std. Units
t
AS
Address setup time 1.28 ns
t
AH
Address hold time 0.25 ns
t
ENS
REN, WEN setup time 1.25 ns
t
ENH
REN, WEN hold time 0.25 ns
t
BKS
BLK setup time 2.54 ns
t
BKH
BLK hold time 0.25 ns
t
DS
Input data (DIN) setup time 1.10 ns
t
DH
Input data (DIN) hold time 0.55 ns
t
CKQ1
Clock HIGH to new data valid on DOUT (output retained, WMODE = 0) 5.51 ns
Clock HIGH to new data valid on DOUT (flow-through, WMODE = 1) 4.77 ns
t
CKQ2
Clock HIGH to new data valid on DOUT (pipelined) 2.82 ns
t
C2CWWL
1
Address collision clk-to-clk delay for reliable write after write on same address;
applicable to closing edge
0.30 ns
t
C2CRWH
1
Address collision clk-to-clk delay for reliable read access after write on same address;
applicable to opening edge
0.89 ns
t
C2CWRH
1
Address collision clk-to-clk delay for reliable write access after read on same address;
applicable to opening edge
1.01 ns
t
RSTBQ
RESET LOW to data out LOW on DOUT (flow-through) 3.21 ns
RESET LOW to data out LOW on DO (pipelined) 3.21 ns
t
REMRSTB
RESET removal 0.93 ns
t
RECRSTB
RESET recovery 4.94 ns
t
MPWRSTB
RESET minimum pulse width 1.18 ns
t
CYC
Clock cycle time 10.90 ns
F
MAX
Maximum frequency 92 MHz
Notes:
1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-
Based cSoCs and FPGAs.
2. For specific junction temperature and voltage supply levels, refer to Table 2-7 on page 2-7 for derating values.