Fusion Family of Mixed Signal FPGAs
Revision 4 2-149
Solution 3
The board-level design must ensure that the reflected waveform at the pad does not exceed limits
provided in Table 3-4 on page 3-4. This is a long-term reliability requirement.
This scheme will also work for a 3.3 V PCI/PCIX configuration, but the internal diode should not be used
for clamping, and the voltage must be limited by the bus switch, as shown in Figure 2-105. Relying on the
diode clamping would create an excessive pad DC voltage of 3.3 V + 0.7 V = 4 V.
Solution 4
Figure 2-105 • Solution 3
Figure 2-106 • Solution 4
Solution 3
Requires a bus switch on the board,
LVTTL/LVCMOS 3.3 V I/Os.
Fusion I/O Input
3.3 V
5.5 V
5.5 V
Bus
Switch
IDTQS32X23
On-ChipOff-Chip
Solution 4
2.5 V
On-Chip
Clamp
Diode
Requires one board resistor.
Available for LVCMOS 2.5 V / 5.0 V.
On-ChipOff-Chip
5.5 V
2.5 V
Fusion I/O Input
Rext1