66AK2L06
www.ti.com
SPRS930 –APRIL 2015
10 Device Operating Conditions
10.1 Absolute Maximum Ratings
(1)
Over Operating Case Temperature Range (Unless Otherwise Noted)
CVDD -0.3 V to 1.3 V
CVDD1 -0.3 V to 1.3 V
DVDDR -0.3 V to 1.98 V
DVDD18 -0.3 V to 2.45 V
DVDD33 -0.3 V to 3.63 V
DDR3AVREFSSTL 0.49 × DVDDR to 0.51 × DVDDR
VDDAHV -0.3 V to 1.98 V
Supply voltage range
(2)
:
VDDALV -0.3 V to 0.935 V
VDDUSB -0.3V to 0.935 V
AVDDA1, AVDDA2, AVDDA3,AVDDA4, -0.3 V to 1.98 V
AVDDA5
AVDDA6, AVDDA7 -0.3 V to 1.98 V
AVDDA8, AVDDA9, AVDDA10
VSS Ground 0 V
LVCMOS (1.8 V) -0.3 V to DVDD18+0.3 V
DDR3A -0.3 V to 1.98 V
I
2
C -0.3 V to 2.45 V
Input voltage (V
I
) range
(3)
:
LVDS -0.3 V to DVDD18+0.3 V
LJCB -0.3 V to 1.3 V
SerDes -0.3 V to VDDAHV1+0.3 V
Output voltage (V
O
) range
(3)
: LVCMOS (1.8 V) -0.3 V to DVDD18+0.3 V
DDR3A -0.3 V to 1.98 V
I
2
C -0.3 V to 2.45 V
SerDes -0.3 V to VDDAHV+0.3 V
Commercial 0°C to 85°C
Operating case temperature range, T
C
:
Extended -40°C to 100°C
ESD stress voltage, V
ESD
(4)
HBM (human body model)
(5)
±1000 V
CDM (charged device model)
(6)
±250 V
Overshoot/undershoot
(7)
LVCMOS (1.8 V)
20% overshoot/undershoot for 20% of
DDR3A
signal duty cycle
I
2
C
Storage temperature range, T
stg
: -65°C to 150°C
(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating
conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) All voltage values are with respect to V
SS
.
(3) For USB High-Speed, Full-Speed, and Low -Speed modes, USB I/Os adhere to Universal Serial Bus, revision 2.0 standard. For USB
Super-Speed mode, USB I/Os adhere to Universal Serial Bus, revision 3.1 specification, revision 1.0 standard.
(4) Electrostatic discharge (ESD) to measure device sensitivity/immunity to damage caused by electrostatic discharges into the device.
(5) Level listed above is the passing level per ANSI/ESDA/JEDEC JS-001-2010. JEDEC document JEP155 states that 500 V HBM allows
safe manufacturing with a standard ESD control process, and manufacturing with less than 500 V HBM is possible if necessary
precautions are taken. Pins listed as 1000 V may actually have higher performance.
(6) Level listed above is the passing level per EIA-JEDEC JESD22-C101E. JEDEC document JEP157 states that 250 V CDM allows safe
manufacturing with a standard ESD control process. Pins listed as 250 V may actually have higher performance.
(7) Overshoot/Undershoot percentage relative to I/O operating values - for example the maximum overshoot value for 1.8 V LVCMOS
signals is DVDD18 + 0.20 × DVDD18 and maximum undershoot value would be V
SS
- 0.20 × DVDD18
Copyright © 2015, Texas Instruments Incorporated Device Operating Conditions 211
Submit Documentation Feedback
Product Folder Links: 66AK2L06