66AK2E05, 66AK2E02
www.ti.com
SPRS865D –NOVEMBER 2012–REVISED MARCH 2015
Table 7-27. CIC2 Registers (continued)
ADDRESS
OFFSET REGISTER MNEMONIC REGISTER NAME
0x314 ENABLE_REG5 Enable Register 5
0x318 ENABLE_REG6 Enable Register 6
0x31C ENABLE_REG7 Enable Register 7
0x320 ENABLE_REG8 Enable Register 8
0x324 ENABLE_REG9 Enable Register 9
0x328 ENABLE_REG10 Enable Register 10
0x32C ENABLE_REG11 Enable Register 11
0x330 ENABLE_REG12 Enable Register 12
0x334 ENABLE_REG13 Enable Register 13
0x338 ENABLE_REG14 Enable Register 14
0x33C ENABLE_REG15 Enable Register 15
0x380 ENABLE_CLR_REG0 Enable Clear Register 0
0x384 ENABLE_CLR_REG1 Enable Clear Register 1
0x388 ENABLE_CLR_REG2 Enable Clear Register 2
0x38C ENABLE_CLR_REG3 Enable Clear Register 3
0x390 ENABLE_CLR_REG4 Enable Clear Register 4
0x394 ENABLE_CLR_REG5 Enable Clear Register 5
0x398 ENABLE_CLR_REG6 Enable Clear Register 6
0x39C ENABLE_CLR_REG7 Enable Clear Register 7
0x3A0 ENABLE_CLR_REG8 Enable Clear Register 8
0x3A4 ENABLE_CLR_REG9 Enable Clear Register 9
0x3A8 ENABLE_CLR_REG10 Enable Clear Register 10
0x3AC ENABLE_CLR_REG11 Enable Clear Register 11
0x3B0 ENABLE_CLR_REG12 Enable Clear Register 12
0x3B4 ENABLE_CLR_REG13 Enable Clear Register 13
0x3B8 ENABLE_CLR_REG14 Enable Clear Register 14
0x38C ENABLE_CLR_REG15 Enable Clear Register 15
0x400 CH_MAP_REG0 Interrupt Channel Map Register for 0 to 0+3
0x404 CH_MAP_REG1 Interrupt Channel Map Register for 4 to 4+3
0x408 CH_MAP_REG2 Interrupt Channel Map Register for 8 to 8+3
0x40C CH_MAP_REG3 Interrupt Channel Map Register for 12 to 12+3
0x410 CH_MAP_REG4 Interrupt Channel Map Register for 16 to 16+3
0x414 CH_MAP_REG5 Interrupt Channel Map Register for 20 to 20+3
0x418 CH_MAP_REG6 Interrupt Channel Map Register for 24 to 24+3
0x41C CH_MAP_REG7 Interrupt Channel Map Register for 28 to 28+3
0x420 CH_MAP_REG8 Interrupt Channel Map Register for 32 to 32+3
0x424 CH_MAP_REG9 Interrupt Channel Map Register for 36 to 36+3
0x428 CH_MAP_REG10 Interrupt Channel Map Register for 40 to 40+3
0x42C CH_MAP_REG11 Interrupt Channel Map Register for 44 to 44+3
0x430 CH_MAP_REG12 Interrupt Channel Map Register for 48 to 48+3
0x434 CH_MAP_REG13 Interrupt Channel Map Register for 52 to 52+3
0x438 CH_MAP_REG14 Interrupt Channel Map Register for 56 to 56+3
0x43C CH_MAP_REG15 Interrupt Channel Map Register for 60 to 60+3
0x5C0 CH_MAP_REG116 Interrupt Channel Map Register for 464 to 464+3
0x5C4 CH_MAP_REG117 Interrupt Channel Map Register for 468 to 468+3
0x5C8 CH_MAP_REG118 Interrupt Channel Map Register for 472 to 472+3
0x5CC CH_MAP_REG119 Interrupt Channel Map Register for 476 to 476+3
Copyright © 2012–2015, Texas Instruments Incorporated Memory, Interrupts, and EDMA for 66AK2E0x 127
Submit Documentation Feedback
Product Folder Links: 66AK2E05 66AK2E02