• 当前位置:
  • 首页
  • >
  • PDF资料
  • >
  • 3020A PDF文件及第17页内容在线浏览

3020A

3020A首页预览图
型号: 3020A
PDF文件:
  • 3020A PDF文件
  • 3020A PDF在线浏览
功能描述: XC3000 Logic Cell Array Families
PDF文件大小: 473.34 Kbytes
PDF页数: 共50页
制造商: XILINX[Xilinx, Inc]
制造商LOGO: XILINX[Xilinx, Inc] LOGO
制造商网址: http://www.xilinx.com
捡单宝3020A
PDF页面索引
120%
2-119
All User I/O Pins 3-Stated with High Impedance Pull-Up, HDC=High, LDC=Low
Initialization
Power-On
Time Delay
Clear
Configuration
Memory
Test
Mode Pins
Configuration
Program Mode
Start-Up
Operational
Mode
Power Down
No HDC, LDC
or Pull-Up
No
X3399
INIT Output = Low
Clear Is
~ 200 Cycles for the XC3020—130 to 400 µs
~ 250 Cycles for the XC3030—165 to 500 µs
~ 290 Cycles for the XC3042—195 to 580 µs
~ 330 Cycles for the XC3064—220 to 660 µs
~ 375 Cycles for the XC3090—250 to 750 µs
RESET
Active
PWRDWN
Inactive
PWRDWN
Active
Active RESET
Operates on
User Logic
Low on DONE/PROGRAM and RESET
Active RESET
Power-On Delay is
2
14
Cycles for Non-Master Mode—11 to 33 ms
2
16
Cycles for Master Mode—43 to 130 ms
Figure 18. A State Diagram of the Configuration Process for Power-up and Reprogram.
be ready even if the master is very fast, and the slave(s)
very slow. Figure 18 shows the state sequences. At the
end of Initialization, the LCA device enters the Clear state
where it clears the configuration memory. The active Low,
open-drain initialization signal
INIT indicates when the
Initialization and Clear states are complete. The LCA
device tests for the absence of an external active Low
RESET before it makes a final sample of the mode lines
and enters the Configuration state. An external wired-AND
of one or more
INIT pins can be used to control configura-
tion by the assertion of the active-Low
RESET of a master
mode device or to signal a processor that the LCA devices
are not yet initialized.
If a configuration has begun, a re-assertion of
RESET for
a minimum of three internal timer cycles will be recognized
and the LCA device will initiate an abort, returning to the
Clear state to clear the partially loaded configuration
memory words. The LCA device will then resample
RE-
SET and the mode lines before re-entering the Configura-
tion state.
A re-program is initiated.when a configured XC3000 family
device senses a High-to-Low transition and subsequent
>6 µs Low level on the Done/
PROG package pin, or, if this
pin is externally held permanently Low, a High-to-Low
transition and subsequent >6 µ s Low time on the
RESET
package pin.
The LCA device returns to the Clear state where the
configuration memory is cleared and mode lines re-
sampled, as for an aborted configuration. The complete
configuration program is cleared and loaded during each
configuration program cycle.
Length count control allows a system of multiple Logic Cell
Arrays, of assorted sizes, to begin operation in a synchro-
nized fashion. The configuration program generated by
the MakePROM program of the XACT development sys-
tem begins with a preamble of 111111110010 followed by
a 24-bit length count representing the total number of
configuration clocks needed to complete loading of the
configuration program(s). The data framing is shown in
Figure 19. All LCA devices connected in series read and
shift preamble and length count in on positive and out on
negative configuration clock edges. An LCA device which
has received the preamble and length count then presents
a High Data Out until it has intercepted the appropriate
number of data frames. When the configuration program
memory of an LCA device is full and the length count does
not yet compare, the LCA device shifts any additional data
through, as it did for preamble and length count.
When the LCA device configuration memory is full and the
length count compares, the LCA device will execute a
synchronous start-up sequence and become operational.
See Figure 20. Two CCLK cycles after the completion of
loading configuration data, the user I/O pins are enabled
as configured. As selected in MakeBits, the internal user-
logic RESET is released either one clock cycle before or
after the I/O pins become active. A similar timing selection
is programmable for the DONE/
PROG output signal.
DONE/
PROG may also be programmed to be an open
drain or include a pull-up resistor to accommodate wired
ANDing. The High During Configuration (HDC) and Low
During Configuration (
LDC) are two user I/O pins which are
driven active while an LCA device is in its Initialization,
购买、咨询产品请填写询价信息:(3分钟左右您将得到回复)
询价型号*数量*批号封装品牌其它要求
删除
删除
删除
删除
删除
增加行数
  •  公司名:
  • *联系人:
  • *邮箱:
  • *电话:
  •  QQ:
  •  微信:

  • 关注官方微信

  • 联系我们
  • 电话:13714778017
  • 周一至周六:9:00-:18:00
  • 在线客服:

天天IC网由深圳市四方好讯科技有限公司独家运营

天天IC网 ( www.ttic.cc ) 版权所有©2014-2023 粤ICP备15059004号

因腾讯功能限制,可能无法唤起QQ临时会话,(点此复制QQ,添加好友),建议您使用TT在线询价。

继续唤起QQ 打开TT询价