1. General description
The 74AXP1G57 is a configurable multiple function gate with Schmitt-trigger inputs. The
device can be configured as any of the following logic functions AND, OR, NAND, NOR,
XNOR, inverter and buffer. All inputs can be connected directly to V
CC
or GND.
This device ensures very low static and dynamic power consumption across the entire
V
CC
range from 0.7 V to 2.75 V. This device is fully specified for partial power down
applications using I
OFF
. The I
OFF
circuitry disables the output, preventing the potentially
damaging backflow curre nt through the device when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.7 V to 2.75 V
Low input capacitance; C
I
= 0.5 pF (typical)
Low output capacitance; C
O
= 1.0 pF (typical)
Low dynamic power consumption; C
PD
= 2.7 pF at V
CC
= 1.2 V (typical)
Low static power consumption; I
CC
= 0.6 A (85 C maximum)
High noise immunity
Complies with JEDEC standard:
JESD8-12A.01 (1.1 V to 1.3 V)
JESD8-11A.01 (1.4 V to 1.6 V)
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A.01 (2.3 V to 2.7 V)
ESD protection:
HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 2 kV
CDM JESD22-C101E exceeds 1000 V
Latch-up pe rfo rm a nc e ex cee d s 10 0 mA per JESD 78 Class II
Inputs accept voltages up to 2.75 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial power-down mode operation
Multiple package options
Specified from 40 Cto+85C
74AXP1G57
Low-power configurable multiple function gate
Rev. 3 — 16 September 2015 Product data sheet