• 当前位置:
  • 首页
  • >
  • PDF资料
  • >
  • 5962-0324501QXA PDF文件及第1页内容在线浏览

5962-0324501QXA

5962-0324501QXA首页预览图
型号: 5962-0324501QXA
PDF文件:
  • 5962-0324501QXA PDF文件
  • 5962-0324501QXA PDF在线浏览
功能描述: FIXED-POINT DIGITAL SIGNAL PROCESSORS
PDF文件大小: 2077.42 Kbytes
PDF页数: 共133页
制造商: TI[Texas Instruments]
制造商LOGO: TI[Texas Instruments] LOGO
制造商网址: http://www.ti.com
捡单宝5962-0324501QXA
供应商
型号
品牌
封装
批号
库存数量
备注
询价
  • 深圳市博浩通科技有限公司

    14

    0755-82811430,0755-8281809115989349634,13798567707朱丽娜0755-82818458华强北宝华大厦A座80811012649

  • 5962-0324501QXA=SMJ320C6415DGA
  • 进口原装 
  • 500 
  • NEW 
  • TI/德州仪器 
  • 代理库存,全新原装,假一罚十,更多数量可订货 

  • 深圳市安富世纪电子有限公司

    7

    0755-8257321018124040553杨丹妮0755-82573210深圳市福田区中航路都会轩240611012658

  • 5962-0324501QXA(SMJ320C6415DGADW60)
  • TI 
  • 19+ 
  • PGA570 
  • 577 
  • 原装正品现货,一站式终端物料配单 

  • 集好芯城

    16

    0755-8328588218188616606陈妍深圳市福田区深南中路3023号汉国中心55楼11010804

  • 5962-0324501QXA
  • TI 
  • CPGA-FC(GAD) 
  • 最新批号 
  • 20000 
  • ★★100%原装★正品现货★一级代理商★ 

  • 深圳市华康联电子科技有限公司

    7

    0755-8377118118570339653廖S0755-82541490深圳市 福田区 华强北街道 赛格广场4011A11012671

  • 5962-0324501QXA
  • TI 
  • PGA 
  • 21+ 
  • 2686 
  • 原装现货 

  • 深圳市星诚通电子有限公司

    4

    +8613751158229+8613751158229陈先生0755-61685015深圳市福田区红荔路38号群星广场A座281711016053

  • 5962-0324501QXA
  • TI 
  • FCPGA 
  • 22+ 
  • 15000 
  • 只有原装,只做现货 

PDF页面索引
120%
  
   
SGUS050A − JANUARY 2004 − REVISED MARCH 2004
1
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443
Highest-Performance Fixed-Point Digital
Signal Processors (DSPs)
− 2-, 1.67-, 1.39-ns Instruction Cycle Time
− 600-MHz Clock Rate
− Eight 32-Bit Instructions/Cycle
− Twenty-Eight Operations/Cycle
− 4800 MIPS
− Fully Software-Compatible With C62x
− C6414/15/16 Devices Pin-Compatible
VelociTI.2 Extensions to VelociTI
Advanced Very-Long-Instruction-Word
(VLIW) TMS320C64x DSP Core
− Eight Highly Independent Functional
Units With VelociTI.2 Extensions:
− Six ALUs (32-/40-Bit), Each Supports
Single 32-Bit, Dual 16-Bit, or Quad
8-Bit Arithmetic per Clock Cycle
− Two Multipliers Support
Four 16 x 16-Bit Multiplies
(32-Bit Results) per Clock Cycle or
Eight 8 x 8-Bit Multiplies
(16-Bit Results) per Clock Cycle
− Non-Aligned Load-Store Architecture
− 64 32-Bit General-Purpose Registers
− Instruction Packing Reduces Code Size
− All Instructions Conditional
Instruction Set Features
− Byte-Addressable (8-/16-/32-/64-Bit Data)
− 8-Bit Overflow Protection
− Bit-Field Extract, Set, Clear
− Normalization, Saturation, Bit-Counting
− VelociTI.2 Increased Orthogonality
Viterbi Decoder Coprocessor (VCP) [C6416]
− Supports Over 500 7.95-Kbps AMR
− Programmable Code Parameters
Turbo Decoder Coprocessor (TCP) [C6416]
− Supports up to Six 2-Mbps 3GPP
(6 Iterations)
− Programmable Turbo Code and
Decoding Parameters
L1/L2 Memory Architecture
− 128K-Bit (16K-Byte) L1P Program Cache
(Direct Mapped)
− 128K-Bit (16K-Byte) L1D Data Cache
(2-Way Set-Associative)
− 8M-Bit (1024K-Byte) L2 Unified Mapped
RAM/Cache (Flexible Allocation)
Two External Memory Interfaces (EMIFs)
− One 64-Bit (EMIFA), One 16-Bit (EMIFB)
− Glueless Interface to Asynchronous
Memories (SRAM and EPROM) and
Synchronous Memories (SDRAM,
SBSRAM, ZBT SRAM, and FIFO)
− 1280M-Byte Total Addressable External
Memory Space
Enhanced Direct-Memory-Access (EDMA)
Controller (64 Independent Channels)
Host-Port Interface (HPI)
− User-Configurable Bus Width (32-/16-Bit)
32-Bit/33-MHz, 3.3-V PCI Master/Slave
Interface Conforms to PCI Specification 2.2
[C6415/C6416 ]
− Three PCI Bus Address Registers:
Prefetchable Memory
Non-Prefetchable Memory I/O
− Four-Wire Serial EEPROM Interface
− PCI Interrupt Request Under DSP
Program Control
− DSP Interrupt Via PCI I/O Cycle
Three Multichannel Buffered Serial Ports
− Direct Interface to T1/E1, MVIP, SCSA
Framers
− Up to 256 Channels Each
− ST-Bus-Switching-, AC97-Compatible
− Serial Peripheral Interface (SPI)
Compatible (Motorola)
Three 32-Bit General-Purpose Timers
Universal Test and Operations PHY
Interface for ATM (UTOPIA) [C6415/C6416]
− UTOPIA Level 2 Slave ATM Controller
− 8-Bit Transmit and Receive Operations
up to 50 MHz per Direction
− User-Defined Cell Format up to 64 Bytes
Sixteen General-Purpose I/O (GPIO) Pins
Flexible PLL Clock Generator
IEEE-1149.1 (JTAG
)
Boundary-Scan-Compatible
570-Pin Grid Array (PGA) Package (GAD
Suffix)
0.13-µm/6-Level Cu Metal Process (CMOS)
3.3-V I/Os, 1.4-V Internal
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications o
f
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
  !"#$ % &'!!($ #%  )'*+&#$ ,#$(-
!,'&$% &!" $ %)(&&#$% )(! $.( $(!"%  (/#% %$!'"($%
%$#,#!, 0#!!#$1- !,'&$ )!&(%%2 ,(% $ (&(%%#!+1 &+',(
$(%$2  #++ )#!#"($(!%-
Copyright 2004, Texas Instruments Incorporated
C62x, VelociTI.2, VelociTI, and TMS320C64x are trademarks of Texas Instruments.
Motorola is a trademark of Motorola, Inc.
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
 )!,'&$% &")+#$ $ 3 #++ )#!#"($(!% #!( $(%$(,
'+(%% $.(!0%( $(,-  #++ $.(! )!,'&$% )!,'&$
)!&(%%2 ,(% $ (&(%%#!+1 &+',( $(%$2  #++ )#!#"($(!%-
购买、咨询产品请填写询价信息:(3分钟左右您将得到回复)
询价型号*数量*批号封装品牌其它要求
删除
删除
删除
删除
删除
增加行数
  •  公司名:
  • *联系人:
  • *邮箱:
  • *电话:
  •  QQ:
  •  微信:

  • 关注官方微信

  • 联系我们
  • 电话:13714778017
  • 周一至周六:9:00-:18:00
  • 在线客服:

天天IC网由深圳市四方好讯科技有限公司独家运营

天天IC网 ( www.ttic.cc ) 版权所有©2014-2023 粤ICP备15059004号

因腾讯功能限制,可能无法唤起QQ临时会话,(点此复制QQ,添加好友),建议您使用TT在线询价。

继续唤起QQ 打开TT询价